### **Certification Report** # NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 Sponsor and developer: NXP Semiconductors Germany GmbH, **Business Unit Identification** Stresemannallee 101 D-22529 Hamburg Germany Evaluation facility: **Brightsight** Delftechpark 1 2628 XJ Delft The Netherlands Report number: NSCIB-CC-13-37760-CR2 Report version: 1 Project number: NSCIB-CC-13-37760 Authors(s): Wouter Slegers Date: August 25<sup>th</sup>, 2014 Number of pages: 15 Number of appendices: 0 Reproduction of this report is authorized provided the report is reproduced in its entirety. ## Certificate Standard Common Criteria for Information Technology Security Evaluation (CC), Version 3.1 Revision 4 (ISO/IEC 15408) Certificate number C13-37760 TÜV Rheinland Nederland B.V. certifies: Certificate holder and developer NXP Semiconductors Germany GmbH, Business Unit Identification Stresemannallee 101, D-22529 Hamburg, Germany Product and assurance level NXP J3E145 M64, J3E120 M65, J3E082 M65, J2E145 M64, J2E120 M65 and J2E082 M65 Secure Smart Card Controller Revision 3, Assurance Package: EAL5 augmented with ALC\_DVS.2, AVA\_VAN.5, and ASE TSS.2 Protection Profile Conformance: Java Card System - Open Configuration Protection Profile, Version 2.6, Certified by ANSSI, the French Certification Body April, 19th 2010 Project number NSCIB-CC-13-37760-CR2 **Evaluation facility** Brightsight BV located in Delft, the Netherlands Applying the Common Methodology for Information Technology Security Evaluation (CEM), Version 3.1 Revision 4 (ISO/IEC 18045) Common Criteria Recognition Arrangement for components up to EAL4 The IT product identified in this certificate has been evaluated at an accredited and licensed/approved evaluation facility using the Common Methodology for IT Security Evaluation version 3.1 Revision 4 for conformance to the Common Criteria for IT Security Evaluation version 3.1 Revision 4. This certificate applies only to the specific version and release of the product in its evaluated configuration and in conjunction with the complete certification report. The evaluation has been conducted in accordance with the provisions of the Netherlands scheme for certification in the area of IT security [NSCIB] and the conclusions of the evaluation facility in the evaluation technical report are consistent with the evidence adduced. This certificate is not an endorsement of the IT product by TÜV Rheinland Nederland B.V. or by other organisation that recognises or gives effect to this certificate, and no warranty of the IT product by TÜV Rheinland Nederland B.V. or by any other organisation that recognises or gives effect to this certificate, is either expressed or implied. Validity Date of 1st issue : 05-08-2013 Revision date : 26-08-2014 Registration number Certificate expiry: 05-08-2018 PRODUCT RvA C 078 Accredited by the Dutch Council for Accreditation TÜV Rhein and Nederland B.V. D. Box 541 7300 AM Apeldoorn The Netherlands ### **CONTENTS:** | Foreword | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------| | Recognition of the certificate | 5 | | 1 Executive Summary | 6 | | 2 Certification Results | 8 | | 2.1 Identification of Target of Evaluation 2.2 Security Policy 2.3 Assumptions and Clarification of Scope 2.4 Architectural Information 2.5 Documentation 2.6 IT Product Testing 2.7 Re-used evaluation results 2.8 Evaluated Configuration 2.9 Results of the Evaluation 2.10 Comments/Recommendations | 8<br>9<br>9<br>9<br>10<br>11<br>11<br>11 | | 3 Security Target | 14 | | 4 Definitions | 14 | | 5 Bibliography | 15 | ### **Foreword** The Netherlands Scheme for Certification in the Area of IT Security (NSCIB) provides a third-party evaluation and certification service for determining the trustworthiness of Information Technology (IT) security products. Under this NSCIB, TÜV Rheinland Nederland B.V. has the task of issuing certificates for IT security products. A part of the procedure is the technical examination (evaluation) of the product according to the Common Criteria assessment guidelines published by the NSCIB. Evaluations are performed by an IT Security Evaluation Facility (ITSEF) under the oversight of the NSCIB Certification Body, which is operated by TÜV Rheinland Nederland B.V. in cooperation with the Ministry of the Interior and Kingdom Relations. An ITSEF in the Netherlands is a commercial facility that has been licensed by TÜV Rheinland Nederland B.V. to perform Common Criteria evaluations; a significant requirement for such a license is accreditation to the requirements of ISO Standard 17025, General requirements for the accreditation of calibration and testing laboratories. By awarding a Common Criteria certificate, TÜV Rheinland Nederland B.V. asserts that the product complies with the security requirements specified in the associated security target. A security target is a requirements specification document that defines the scope of the evaluation activities. The consumer of certified IT products should review the security target, in addition to this certification report, in order to gain an understanding of any assumptions made during the evaluation, the IT product's intended environment, its security requirements, and the level of confidence (i.e., the evaluation assurance level) that the product satisfies the security requirements. Reproduction of this report is authorized provided the report is reproduced in its entirety. ### Recognition of the certificate The Common Criteria Recognition Arrangement and SOG-IS logos are printed on the certificate to indicate that this certificate is issued in accordance with the provisions of the CCRA and the SOG-IS agreement The CCRA has been signed by the Netherlands in May 2000 and provides mutual recognition of certificates based on the CC evaluation assurance levels up to and including EAL4. The current list of signatory nations and approved certification schemes can be found on: <a href="http://www.commoncriteriaportal.org">http://www.commoncriteriaportal.org</a>. The European SOGIS-Mutual Recognition Agreement (SOGIS-MRA) version 3 effective from April 2010 provides mutual recognition of Common Criteria and ITSEC certificates at a basic evaluation level for all products. A higher recognition level for evaluation levels beyond EAL4 (resp. E3-basic) is provided for products related to specific technical domains. This agreement was initially signed by Finland, France, Germany, The Netherlands, Norway, Spain, Sweden and the United Kingdom. Italy joined the SOGIS-MRA in December 2010. The current list of signatory nations, approved certification schemes and the list of technical domains for which the higher recognition applies can be found on: <a href="http://www.sogisportal.eu">http://www.sogisportal.eu</a>. ### 1 Executive Summary This Certification Report states the outcome of the Common Criteria security evaluation of the NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3. The developer is NXP Semiconductors Germany GmbH, Business Unit Identification located in Hamburg, Germany and they also act as the sponsor of the evaluation and certification. A Certification Report is intended to assist prospective consumers when judging the suitability of the IT security properties of the product for their particular requirements. The Target of Evaluation (TOE) is a set of JCOP 2.4.2 R3 products. In total there are currently 19 certified JCOP 2.4.2 R3 products and their certification is divided over 3 certification IDs (NSCIB 13-37760, 13-37761, and 13-37762). All JCOP 2.4.2 R3 products are composed of a P5 secure smart card controller, a Version 2.7/2.9 Cryptographic Library and the Java Card functionality. This Certification Report is a "re-certification" of the TOE under the same certification number. The reason for this re-certification was a change of the ST and guidance of the underlying Crypto Library. This has also led to changes in the ST and guidance of this TOE. The impact of these changes has been addressed in this re-certification. Earlier users of this TOE are advised to examine the renewed ST and guidance, and assess the impact on their composite solutions. For composition, the date of the original vulnerability analysis, July 2013, should be considered the relevant date for any limitations on composition. The TOE in this Certification Report (i.e., the NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3) is delivered as one of seven JCOP 2.4.2 R3 products based on the P5CD016/021/041/051 and P5Cx081V1A/V1A(s) hardware. The evaluation of the TOE was conducted as a composite evaluation and uses the results of the CC evaluation of the NXP Secure Smart Card Controllers P5Cx128V0v / P5Cx145V0v/V0B(s), certified under the German CC Scheme on June 12, 2013 (BSI-DSZ-CC-0858 [HW CERT]) and the Crypto Library V2.7/V2.9 on SmartMX P5Cx128/P5Cx145 V0v/V0B(s), certified under the German CC Scheme on 16 July 2014 (BSI-DSZ-CC-0750-V2-2014 [CL-CERT]). Each JCOP v2.4.2 R3 product from NXP is based on Java Card 3.0.1 and Global Platform 2.2.1 industry standards, and allows post-issuance downloading of applications that have been previously verified by an off-card trusted IT component. It implements high security mechanisms and supports various protocols, cryptographic algorithms, and the SecureBox to allow secure integration with a customer's native library. The JCOP v2.4.2 R3 provides Triple-DES (3DES) including en-/decryption and MAC generation and verification, AES including en-/decryption and MAC generation and verification, RSA and RSA CRT en-/decryption and signature generation and verification, RSA and RSA CRT key generation, RSA public key computation, SHA-1, SHA-224, SHA-256 and hash algorithms, ECC over GF(p) algorithm that can be used for signature generation and verification (ECDSA), ECC key generation, ECC point addition, and ECDH. In addition, the TOE implements a software (pseudo) random number generator, which is initialised (seeded) by the hardware random number generator. For more details refer to the *[ST]*, chapter 1.3.2. The JCOP v2.4.2 R3 provides Java Card 3.0.1 functionality, including garbage collection and support for extended length APDUs. The JCOP v2.4.2. R3 provides Global Platform 2.2.1 functionality including the CVM Management (Global PIN), Secure Channel Protocol (SCP01, SCP02, and SCP03 (only in Mask 64)), Card Manager and Delegated Management. The JCOP v2.4.2 R3 also provides secure messaging acceleration (for the use in for example LDS applets used in the electronic passport as defined by ICAO), a pre-personalisation mechanism and a MIFARE application accessible via contactless interface and via Java Card API (availability depends on configuration and hardware) The TOE has been re-evaluated by Brightsight B.V. located in Delft, The Netherlands and was completed on August 13<sup>th</sup>, 2014 with the final delivery of the updated ETR. The certification procedure has been conducted in accordance with the provisions of the Netherlands Scheme for Certification in the Area of IT Security *[NSCIB]*. The re-certification was completed on August 25<sup>th</sup>, 2014 with the preparation of this Certification Report. The scope of the evaluation is defined by the Security Target [ST], which identifies assumptions made during the evaluation, the intended environment for the JCOP v2.4.2 R3, the security requirements, and the level of confidence (evaluation assurance level) at which the product is intended to satisfy the security requirements. Consumers of the JCOP v2.4.2 R3 are advised to verify that their own environment is consistent with the Security Target, and to give due consideration to the comments, observations and recommendations in this certification report. The results documented in the evaluation technical report [ETR]<sup>1</sup> for this product provide sufficient evidence that it meets the EAL5 augmented (EAL5+) assurance requirements for the evaluated security functionality. This assurance level is augmented with ALC\_DVS.2 (Sufficiency of security measures), AVA\_VAN.5 (Advanced methodical vulnerability analysis), and ASE\_TSS.2 (TOE summary specification with architectural design summary). The evaluation was conducted using the Common Methodology for Information Technology Security Evaluation, Version 3.1 Revision 4 [CEM], for conformance to the Common Criteria for Information Technology Security Evaluation, version 3.1 Revision 4 [CC]. TÜV Rheinland Nederland B.V., as the NSCIB Certification Body, declares that the NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 evaluation meets all the conditions for international recognition of Common Criteria Certificates and that the product will be listed on the NSCIB Certified Products list. It should be noted that the certification results only apply to the specific version of the product as evaluated. <sup>&</sup>lt;sup>1</sup> The Evaluation Technical Report contains information proprietary to the developer and/or the evaluator, and is not releasable for public review. ### 2 Certification Results ### 2.1 Identification of Target of Evaluation The Target of Evaluation (TOE) for this evaluation is the NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 from NXP Semiconductors Germany GmbH, Business Unit Identification located in Hamburg, Germany. This report pertains to the TOE which is comprised of the following main components: | Туре | Component | Version/ID | Form of delivery | |---------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------------| | Product | NXP J3E145_M64,<br>J3E120_M65, J3E082_M65,<br>J2E145_M64, J2E120_M65 and<br>J2E082_M65 Secure Smart Card<br>Controller Revision 3 | See next table | Wafer, modules and packages<br>(dice include identification T051A<br>or T051B, or s051B) | The product version information differs per product and is in the combination of Mask ID, Mask Name and Patch ID: | Product | Mask ID | Mask Name | Patch ID | |------------------------------------------------------|---------|-----------|----------| | J2E145_M64<br>J3E145_M64 | 64 | NX250B | 01 | | J3E120_M65<br>J3E082_M65<br>J2E120_M65<br>J2E082_M65 | 65 | NX250A | 01 | To ensure secure usage a set of guidance documents is provided together with the JCOP v2.4.2 R3. Details can be found in section 2.5 of this report. The TOE is delivered following the procedures of the hardware part of the TOE, i.e. as a wafer in phase 3 or in packaged form in phase 4 of the smart card life cycle as defined in the Smart Card IC Protection Profile [BSI-PP-0035]. Applets and native libraries in the SecureBox can be loaded in ROM or EEPROM. Loading in ROM is possible in Phase 3. Loading of the native library (in the SecureBox) software in EEPROM is only possible by NXP in Phase 4. Loading of applets in EEPROM is possible in Phases 3, 4, 5 or 6. Applets and native libraries in the SecureBox are outside the scope of the TOE. ### 2.2 Security Policy The TOE provides the Java Card/Global Platform security services of the cryptographic algorithms 3DES, AES, RSA, RSA key generation, SHA-1, SHA-224, and SHA-256, ECDSA, ECC key generation, ECDH, and ECC point addition, and random number generation (seeded with the hardware random number generator), in addition to the functionality described in the Hardware Security Target [ST-HW] for the hardware platform. The cryptographic algorithms (except SHA) are resistant against Side Channel Attacks, including Simple Power Analysis (SPA), Differential Power Analysis (DPA), Differential Fault Analysis (DFA) and timing attacks. SHA has only limited resistance for a limited amount of operations against Side Channel Attacks (see the ETR for composition for details [ETRfC]). Details on the resistance claims are provided in the Security Target [ST], relevant details are provided in the user guidance documents. The TOE implements a software (pseudo) random number generator, which is initialised (seeded) by the hardware random number generator. The TOE implements Java Card 3.0.1 garbage collection and extended APDUs, Global Platform 2.2.1 CVM Management (Global PIN), Secure Channel Protocol (SCP01, SCP02, and SCP03 (only in Mask 64)), Card Manager that allowing post-issuance installation and deletion of applets, packages and objects, and Delegated Management. The TOE additionally implements JCOP proprietary services for secure messaging acceleration, prepersonalization, SecureBox for constrained execution of the user's native libraries, MIFARE implementation and an EDC protected array. ### 2.3 Assumptions and Clarification of Scope ### 2.3.1 Assumptions The Assumptions defined in the Security Target are not covered by the TOE itself. These aspects lead to specific Security Objectives to be fulfilled by the TOE-Environment. The following topics are of relevance: - Ø Applets loaded post-issuance do not contain native methods. - Ø All the bytecodes are verified at least once before the loading on the TOE. - Ø The operational environment supports and uses the secure communication protocols offered by TOE. - Ø Keys which are stored outside the TOE and which are used for secure communication and authentication between Smart Card and terminals, are protected for confidentiality and integrity in their own storage environment. - Ø It is assumed that security procedures are used after delivery of the TOE by the TOE Manufacturer up to delivery to the endconsumer to maintain confidentiality and integrity of the TOE and of its manufacturing and test data (to prevent any possible copy, modification. retention, theft or unauthorised use), Details can be found in the Security Target [ST] section 3.5. ### 2.3.2 Clarification of scope The evaluation did not reveal any threats to the TOE that are not countered by the evaluated security functions of the product. #### 2.4 **Architectural Information** This chapter provides a high-level description of the IT product and its major components based on the evaluation evidence described in the Common Criteria assurance family entitled "TOE design (ADV\_TDS)". The intent of this chapter is to characterise the degree of architectural separation of the major components and to show dependencies between the TOE and products using the TOE in a composition (e.g. dependencies between HW and SW). The target of evaluation (TOE) is the JCOP 2.4.2 R3. It consists of: - Smart card platform (SCP) (parts of the hardware platform and hardware abstraction layer) - Embedded software (Java Card Virtual Machine, Runtime Environment, Java Card API, Card Manager), and - Native MIFARE application (physically always present but logical availability depends on configuration) The TOE does not include any software on the application layer (Java Card applets) nor the optional native libraries in the SecureBox. See [ST] section 1.3 for details. #### 2.5 **Documentation** The following documentation is provided with the product by the developer to the customer: | Туре | Component | Version/ID | |----------|------------------------------------------------|------------| | Document | User Manual (AGD_OPE) for the applet developer | Rev. 0.8 | | Туре | Component | Version/ID | |----------|--------------------------------|------------| | Document | Administrator Manual (AGD_PRE) | Rev. 0.7 | | Document | HW Data Sheet | Rev. 0.2 | | Document | SecureBox User Manual*) | Rev. 3.4 | | Document | HW Guidance Manual*) | Rev. 1.7 | <sup>\*)</sup> It is noted that only a native library developer will also receive the SecureBox User Manual and the HW Guidance document of the underlying hardware platform. ### 2.6 IT Product Testing Testing (depth, coverage, functional tests, independent testing): The evaluators examined the developer's testing activities documentation and verified that the developer has met their testing responsibilities. ### Testing approach and depth The developer has performed extensive testing on FSP, subsystem and module level. All parameter choices have been addressed at least once. All boundary cases identified have been tested explicitly, and additionally the near-boundary conditions have been covered probabilistically. The testing was largely automated using industry standard and proprietary test suites. Test scripts were extensively used to verify that the functions return the expected values. The hardware test results are extendable to composite evaluations on this hardware TOE, as the hardware is operated according to its guidance and the composite evaluation requirements are met. For the testing performed by the evaluators, the developer has provided a testing environment. The evaluators have reproduced a selection of the developer tests, as well as a small number of test cases designed by the evaluator. ### 2.6.2 Independent Penetration Testing The evaluator independent penetration tests were devised after performing an Evaluator Vulnerability Analysis. This was done in the following steps. - 1. Inventory of required resistance This step used the JIL attack list [JIL-AM] as a reference for completeness and studied the ST claims to decide which attacks in the JIL attack list applied for the JCOP R3. - 2. Validation of security functionalities This step identified the implemented security functionalities and performed evaluator independent tests to verify implementation and to validate proper functioning of the security functions. - 3. Vulnerability analysis In this step the design and the implementation of the security functionalities was studied and an analysis was performed to determine whether the implementation potentially could be vulnerable against the attacks of step 1. Based on this analysis the evaluators determined whether the design and implementation provide sufficient assurance or whether penetration testing is needed to provide sufficient assurance. - 4. Penetration testing - This step performed the penetration tests identified in step 4. - 5. Conclusions on resistance - This step performed a [JIL] compliant rating on the results of the penetration tests in relation with the assurance already gained by the design analysis. Based on the ratings the evaluators made conclusions on the resistance of the TOE against attackers possessing a high attack potential. ### 2.6.3 Test Configuration The developer provided the evaluator with the TOE in a DIL package in pre-personalised state. For penetration tests, TOEs with certain countermeasures disabled were used. See the [ETR] for details. ### 2.6.4 Testing Results The testing activities, including configurations, procedures, test cases, expected results and observed results are summarised in the *[ETR]*, with references to the documents containing the full details. The developer's tests and the independent functional tests produced the expected results, giving assurance that the TOE behaves as specified in its ST and functional specification. No exploitable vulnerabilities were found with the independent penetration tests. ### 2.7 Re-used evaluation results The original evaluation (the JCOP 2.4.2 R3) is a full composite evaluation under NSCIB. It cannot be seen a delta since the JCOP 2.4.2 R2 has been certified under BSI, not NSCIB. It was performed in conjuncture with NSCIB-CC-13-37761 and NSCIB-CC-13-37762 (JCOP 2.4.2R3 on slightly different hardware platforms). Nevertheless in agreement with NSCIB, the evaluator has reused parts of the work that has been done in JCOP 2.4.2 R2 evaluations (BSI-DSZ-CC-784, BSI-DSZ-CC-783, BSI-DSZ-CC-860). Some of the characteristics of the R3 evaluations are: - Ø Together with the TOE other R3 products have been evaluated whereby testing is reused from other R3 products; - Ø Testing is reused from previous evaluations on R2 products; - Ø Alternative Evaluator Reporting according to [NSP#6] has been used for the CEM work items in the form of formal presentations to the scheme. For the re-evaluation, all evaluation evidence of the original evaluation has been re-assessed in the form of a gap analysis report. ### 2.8 Evaluated Configuration The TOE is defined uniquely by its name and version number NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 In chapter 2 of administrative guidance the user is instructed to use the IDENTIFY command to verify the identity of the product. The hardware part of the TOE can be verified by reading out the FabKey ID, which should match the specific Order Entry Form (OEF) and its hardware identifier. The software part of the TOE can be verified by checking the Mask ID and Patch ID against the ST, and the specific settings again via the FabKey ID to the settings in the Order Entry Form. Note that deviations of the Order Entry Form defaults might bring the TOE outside the evaluated configuration. ### 2.9 Results of the Evaluation The evaluation lab documented their evaluation results in the $[ETR]^2$ which references several Intermediate Reports and other evaluator documents. To support composite evaluations according to [CCDB-2007-09-01] a derived document [ETRfC] was provided and approved. This document provides details of the TOE evaluation that have to be considered when this TOE is used as platform in a composite evaluation. The verdict of each claimed assurance requirement is given in the following tables: <sup>&</sup>lt;sup>2</sup> The Evaluation Technical Report contains information proprietary to the developer and/or the evaluator, and is not releasable for public review. | Development | | Pass | |-------------------------------|-----------|------| | Security architecture | ADV_ARC.1 | Pass | | Functional specification | ADV_FSP.5 | Pass | | Implementation representation | ADV_IMP.1 | Pass | | TSF Internals | ADV_INT.2 | Pass | | TOE design | ADV_TDS.4 | Pass | | Guidance documents | | Pass | |---------------------------|-----------|------| | Operational user guidance | AGD_OPE.1 | Pass | | Preparative procedures | AGD_PRE.1 | Pass | | Life-cycle support | | Pass | |---------------------------------------|-----------|------| | Configuration Management capabilities | ALC_CMC.4 | Pass | | Configuration Management scope | ALC_CMS.5 | Pass | | Delivery | ALC_DEL.1 | Pass | | Development security | ALC_DVS.2 | Pass | | Life-cycle definition | ALC_LCD.1 | Pass | | Tools and techniques | ALC_TAT.2 | Pass | | Security Target | | Pass | |--------------------------------|-----------|------| | Conformance claims | ASE_CCL.1 | Pass | | Extended components definition | ASE_ECD.1 | Pass | | ST introduction | ASE_INT.1 | Pass | | Security objectives | ASE_OBJ.2 | Pass | | Security requirements | ASE_REQ.2 | Pass | | Security problem definition | ASE_SPD.1 | Pass | | TOE summary specification | ASE_TSS.2 | Pass | | Tests | | Pass | |---------------------|-----------|------| | Coverage | ATE_COV.2 | Pass | | Depth | ATE_DPT.3 | Pass | | Functional tests | ATE_FUN.1 | Pass | | Independent testing | ATE_IND.2 | Pass | | Vulnerability assessment | | Pass | |--------------------------|-----------|------| | Vulnerability analysis | AVA_VAN.5 | Pass | Based on the above evaluation results the evaluation lab concluded the NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 to be CC Part 2 extended, CC Part 3 conformant, and to meet the requirements of EAL5 augmented with ALC\_DVS.2, AVA\_VAN.5, and ASE\_TSS.2. This implies that the product satisfies the security technical requirements specified in Security Target "NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 Security Target, Rev. 01.05 — 7<sup>th</sup> August 2014, NSCIB-CC-13-37760". The Security Target claims 'demonstrable conformance' to the Java Card System - Open Configuration Protection Profile, Version 2.6, certified by ANSSI, the French Certification Body April, 19th 2010 [JAVACARD]. ### 2.10 Comments/Recommendations The user guidance (as outlined in section 2.5 of this report) contains necessary information about the usage of the TOE. Certain aspects of the TOE's security functionality, in particular the countermeasures against attacks, depend on accurate conformance to the user guidance of both the software (for both the applet and the native library developer) and the hardware (in the case of the native library developer) part of the TOE. There are no particular obligations or recommendations for the user apart from following the user guidance. Please note that the documents contain relevant details with respect to the resistance against certain attacks, including a limited resistance of the SHA implementation and limitations on the DES CMAC. The Security Target and the user guidance have changed between the issuance of the original certificate and this revision of the certificate. The TOE's software and hardware components have not changed. Earlier users of this TOE are advised to examine the renewed ST and guidance, and assess the impact on their composite solutions. Especially the user manual, "Section 2.1 API Restrictions", points 32 and higher, are new for this revision. Users of the old certificate revision should examine the impact on their composition of these additional restrictions. The date of the original vulnerability analysis, July 2013, should be considered the relevant date for composite evaluations. In addition all aspects of assumptions, threats and policies as outlined in the Security Target not covered by the TOE itself need to be fulfilled by the operational environment of the TOE. The customer or user of the product shall consider the results of the certification within his system risk management process. In order for the evolution of attack methods and techniques to be covered, he should define the period of time until a re-assessment for the TOE is required and thus requested from the sponsor of the certificate. The strength of the implemented cryptographic algorithms was not rated in the course of this evaluation. To fend off attackers with high attack potential appropriate cryptographic algorithms with adequate key lengths must be used (references can be found in national and international documents and standards). The developer of the native library must implement the advices of the hardware user guidance. ### 3 Security Target The Security Target "NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 Security Target, Rev. 01.05 — 7<sup>th</sup> August 2014, NSCIB-CC-13-37760" is included here by reference. Please note that for the need of publication a public version ([ST-Lite] NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3, Security Target Lite Rev. 00.03, 13 August 2014) has been created and verified according to [ST-SAN]. ### 4 Definitions This list of Acronyms and the glossary of terms contains elements that are not already defined by the CC or CEM: BSI Bundesamt für Sicherheit in der Informationstechnik CBC Cipher Block Chaining (a block cipher mode of operation) CBC-MAC Cipher Block Chaining Message Authentication Code DES Data Encryption Standard DFA Differential Fault Analysis ECB Electronic Code Book (a block cipher mode of operation) IC Integrated Circuit IT Information Technology ITSEF IT Security Evaluation Facility NSCIB Nederlands Schema voor Certificatie op het gebied van IT-Beveiliging PP Protection Profile PRNG Pseudo Random Number Generator RMI Remote Method Invocation RSA Rivest-Shamir-Adleman Algorithm SHA Secure Hash Algorithm SPA/DPA Simple/Differential Power Analysis TOE Target of Evaluation #### **Bibliography** 5 This section lists all referenced documentation used as source material in the compilation of this report: [BSI-PP-0035] "Security IC Platform Protection Profile", Version 1.0, June 2007. Common Criteria for Information Technology Security Evaluation, Parts I version [CC] 3.1 revision 1, and Part II and III, version 3.1 revision 4. [CEM] Common Methodology for Information Technology Security Evaluation, version 3.1, Revision 4. [CL-CERT] Certification Report BSI-DSZ-CC-0750-V2-2014 for Crypto Library V2.7/2.9 on SmartMX P5Cx128/P5Cx145 V0v/ V0B(s) from NXP Semiconductors Germany GmbH, dated 16 July 2014. Brightsight, Evaluation Technical Report NXP J3E145 M64, J3E120 M65, [ETR] > J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 EAL5+, reference 13-RPT-206 v6.0, dated 12 August 2014. [ETRfC] Brightsight, ETR for Composite Evaluation NXP J3E145\_M64, J3E120\_M65, > J3E082\_M65, J2E145\_M64, J2E120\_M65 and J2E082\_M65 Secure Smart Card Controller Revision 3 EAL5+, reference 13-RPT-208 v6.0, dated 12 August 2014. Brightsight, ETR for composition Crypto Library V2.7/V2.9 on SmartMX [ETR-CL] P5Cx128/P5Cx145, according to AIS36, Brightsight 14-RPT-169, Revision 1.0, 26 June 2014. [ETR-HW] ETR for composition according to AIS36 as summary of the Evaluation Technical Report Version 1.0 Date April 22th, 2013, NXP Secure Smart Card Controllers P5CD128V0A/B, P5CD128V0B(s), P5CC128V0A/B, P5CC128V0B(s), P5CD145V0A/B, P5CD145V0B(s), P5CC145V0A/B, P5CC145V0B(s), P5CN145V0A/B, P5CN145V0B(s), each including IC Dedicated Software, BSI- DSZ-CC-0858 [HW CERT] Certification Report. NXP Secure PKI Smart Card Controllers P5CD128V0v/V0B(s), P5CC128V0v/V0B(s), P5CD145V0v/V0B(s), P5CC145V0v/V0B(s), P5CN145V0v/V0B(s), each including IC Dedicated Software, 12 June 2013, BSI-DSZ-CC-0858-2013. [JAVACARD] Java Card System - Open Configuration Protection Profile, Version 2.6, Certified by ANSSI, the French Certification Body April, 19th 2010 [JIL] Attack methods for Smart cards and similar devices, JIL, version 2.2, January 2013. [NSCIB] Netherlands Scheme for Certification in the Area of IT Security, Version 2.1, August 1<sup>st</sup>, 2011. [NSP#6] NSCIB Scheme Procedure #6 Alternative Evaluator Reporting, draft version 1.1. NXP J3E145\_M64, J3E120\_M65, J3E082\_M65, J2E145\_M64, J2E120\_M65 and [ST] J2E082\_M65 Secure Smart Card Controller Revision 3 Security Target, Rev. 01.05 - 7th August 2014, NSCIB-CC-13-37760 [ST-Lite] NXP J3E145 M64, J3E120 M65, J3E082 M65, J2E145 M64, J2E120 M65 and J2E082\_M65 Secure Smart Card Controller Revision 3, Security Target Lite Rev. 00.03, 13 August 2014 NXP Secure Smart Card Controllers P5Cx128/P5Cx145 V0v/V0B(s) Security [ST-HW] Target Lite, Rev 2.1, 16 November 2012, BSI-DSZ-CC-0858 [ST-SAN] ST sanitising for publication, CC Supporting Document CCDB-2006-04-004, April 2006 (This is the end of this report).